A Multi-Port Current-Limiting Hybrid DC Circuit Breaker

Jianzhong Xu, Senior Member, IEEE, Bingqian Song, Yu Lü, Chengyong Zhao, Senior Member, IEEE, Gen Li, Member, IEEE, and Jun Liang, Senior Member, IEEE

Abstract—Recently the hybrid multi-port DC circuit breaker (MP-DCCB) is becoming popular in protecting HVDC grids, thanks to their reduction of power electronics devices. In this paper, an enhanced multi-port current-limiting DCCB (MP-CLCB) for multiple line protection is proposed. The integrated fault current limiter (FCL) inside the MP-CLCB can clear the fault faster with slightly increased costs. To reduce the energy dissipation requirement for the surge arresters caused by the newly added current-limiting path, an energy transfer path which provides a loop with the inductors during the current decay stage is designed. The theoretical analysis of the pre-charging, current-limiting, fault interruption and energy dissipation of the MP-CLCB is carried out. Moreover, the design principles of the energy dissipation and the key parameters of the MP-CLCB are provided. The proposed approaches are verified through simulations in PSCAD/EMTDC. The results show that the MP-CLCB can replace multiple DCCBs, accelerate the fault current interruption and reduce the energy dissipation requirement for the surge arresters.

Index Terms—HVDC grid; multi-port DC Circuit Breaker (MP-DCCB); fault current limiter (FCL); energy dissipation.

I. INTRODUCTION

Recently, the modular multilevel converter (MMC) based high voltage direct current (HVDC) grid, which is formed by interconnecting multiple converter stations, is becoming popular due to their flexible operation and control in achieving a high penetration of renewable energy [1]-[3]. However, a DC grid has low inertia and impedance at the DC side, which results in its fast dynamic response [4]. DC fault currents may increase quickly following a DC short-circuit in the HVDC grid, which may damage the converters and other equipment.

Compared to the DC fault ride-through scheme using MMCs with self-blocking sub-modules (SMs), the DC circuit breaker (DCCB) based protection can ensure the selectivity of clearing the DC fault and a fast system restoration [5]-[7]. Hence, DCCBs may have a broad prospect in HVDC grids. Hybrid circuit breakers (HCBs) have lower on-state losses than solid-state DCCBs and faster fault current interrupting speed than mechanical DCCBs [8]-[9]. One of the classical configurations is ABB’s HCB which consists of two paths: the nominal current path (NCP) and main breaker path (MBP) [10]. However, the extensive capital cost will be the bottleneck if DCCBs are installed at all lines connecting to a common DC bus [11].

Integrating the HCBs into one multi-port DCCB (MP-DCCB) can reduce the use of power electronic devices [12]-[15]. An interlink HCB for unidirectional and bidirectional interruption has been proposed in [12], which features its reduced sizes and costs. In [13], an integrated DCCB for meshed HVDC grids has been proposed, wherein the breakers connected to the same DC bus are merged into the proposed integrated DCB. However, they do not have the current limiting capability. The MP-DCCB in [14] utilizes the characteristics of HCB and reduces the number of components. However, overcurrent may be observed when the fault current flows through the lower arm of the faulty line. The MP-DCCB proposed in [15] embeds current limiting inductors and can effectively limit the rate-of-change of the DC fault currents. However, the remaining energy in the inductor may slow down the decay of the fault current and increase the energy dissipated by surge arresters (SAs).

It may take several milliseconds for MP-DCCB to interrupt the fault current. The rapid development of fault current may result in a large overcurrent. A fault current limiter (FCL) can limit the rate-of-change of the fault current and therefore, reduce the burden of DCCBs. The FCL based on power electronics devices can be classified into solid and hybrid categories [16], [17]. The solid FCL has high on-state losses and limited capacity. The hybrid FCL combines the advantages of power electronics and mechanical switches. Thanks to their fast development, hybrid DCCBs with current limiting capability are emerging. Reference [18] proposes an HCB that has different current limiting function for protecting permanent

NOMENCLATURE

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MP-CLCB</td>
<td>Multi-Port Current-Limiting Circuit Breaker</td>
</tr>
<tr>
<td>UFD</td>
<td>Ultra-Fast Disconnector</td>
</tr>
<tr>
<td>LCS</td>
<td>Load Commutation Switch</td>
</tr>
<tr>
<td>NCP</td>
<td>Nominal Current Path</td>
</tr>
<tr>
<td>MBP</td>
<td>Main Breaker Path</td>
</tr>
<tr>
<td>MBU</td>
<td>Main Breaker Unit</td>
</tr>
<tr>
<td>CLP</td>
<td>Current-Limiting Path</td>
</tr>
<tr>
<td>CPP</td>
<td>Capacitor Pre-charging Path</td>
</tr>
<tr>
<td>ETP</td>
<td>Energy Transfer Path</td>
</tr>
</tbody>
</table>

This work was supported in part by National Key R&D Program of China under grant 2018YFB0904600 and in part by National Natural Science Foundation of China under grant 51607065 and 51777072.

J. Xu, Y. Lü and C. Zhao are with the State Key Laboratory of Alternate Electrical Power System with Renewable Energy Sources, North China Electric Power University (NCEPU), Beijing 102206, China.

B. Song is with the State Grid Nanjing Power Supply Company, Nanjing, China, 210000.

G. Li and J. Liang are with the School of Engineering, Cardiff University, Cardiff, CF24 3AA.

Corresponding authors: Gen Li*, LiG9@cardiff.ac.uk; Jun Liang*, LiangJ1@cardiff.ac.uk.
and temporary DC faults. However, this type of DCCB can only operate in low voltage DC systems.

The paper proposes a novel topology of the multi-port current-limiting DCCB (MP-CLCB) which combines the multi-port DCCB and FCL. The current-limiting path (CLP) uses high rating thyristors which are durable and economical as the main switch. The free-wheeling path proposed in [19] has been employed to accelerate the current decay in the SA. In the proposed MP-CLCP, an energy transfer path (ETP) by adding additional thyristors and capacitor to the path is employed to bypass the inductors and accelerate the fault current decay. The current commutation path in the proposed MP-CLCB shares the similar concept with ABB’s hybrid breaker [20]. The main innovation of the proposed topology is to enhance the performance of such type of hybrid breakers through proposing the current limiting path which can reduce the fault current and the ETP which can dissipate energy in inductors [21]-[22]. In this case, the shunt columns of SA can be reduced, which is beneficial to the manufacture and its cost. Moreover, reducing the dissipated energy of the SA is very important to reduce the shunt columns of SA and therefore, will be beneficial to the manufacture and its cost. The operation principle of the proposed MP-CLCB is provided and its effectiveness is verified through simulations in PSCAD/EMTDC.

II. TOPOLOGY AND OPERATIONAL MECHANISM OF THE PROPOSED MP-CLCB

A. Existing Multi-Port DCCB

Fig. 1 shows the topologies and configurations of the conventional DCCB and the existing MP-DCCB [14] in a DC grid. It is shown that an MP-DCCB protects n lines connected to the same DC bus.

The current transfer process of the MP-DCCB [14] installed in Fig. 1(c) is shown in Fig. 1(d) in case of a fault in Line 2. During normal operation, current flows through both the upper and lower arms, which is equivalent to a parallel connection of the upper and lower arms. Thus, the on-state losses are less than the conventional DCCB. However, due to the lack of current-limiting capability, similar to the HCB, the MP-DCCB needs to interrupt a large fault current. To handle this issue, a DCCB with embedded FCL has been proposed in [20], which can limit the rate-of-change of the fault current and therefore, reduce the energy dissipated in the SA and the interruption time.

B. Topology of the Proposed MP-CLCB

The proposed MP-CLCB is shown in Fig. 2. The breaker consists of two main parts: the NCP and the main branch shared by all connected branches. Each NCP consists of an ultra-fast disconnector (UFD) and a load commutation switch (LCS). The UFD and diodes with large current ratings are connected between each NCP and the main branch. The main branch is composed of an MBP, a CLP, a capacitor pre-charging path (CPP) and an ETP.

The function of each path is: CPP- Charging capacitor \( C_{CLP} \), which is required for current commutation among branches during current interruption; ETP- Improving dissipation energy in \( L_{fCL} \) and \( L_{CL} \) when the main breaker unit (MBU) is turned off; MBP- Commutating and interrupting fault current to help UFD, and LCS, turn off; CLP- Commutating current into the current-limiting inductor \( L_{fCL} \).

The CPP, which is composed of resistor \( R_f \), capacitor \( C_f \) and thyristor \( T_f \), is to pre-charge the high-voltage capacitor under the DC voltage. As \( C_{CLP} \) and \( C_f \) will remain charged for a long time, resistive grounding preventing leakage currents is needed to clamp their voltages. The thyristor \( T_f \) is applied to discharge \( C_f \) through the \( R_f \). The utilization of \( T_f \) might increase cost and size. However, once the size and capacitance can be minimized by optimizing the system dimension and design.

The ETP consists of three parts: 1) Thyristor \( T_a \), which is used to form a loop with the inductor. 2) Pre-charged capacitor \( C_{ETP} \), whose discharging process provides a reversed turn-off voltage for \( T_a \). Before operation, \( C_{ETP} \) will be pre-charged to about 1 kV through a power source, e.g., the laser energy charging technology. 3) Resistor \( R_z \), which absorbs the energy of the capacitor. The MBP consists of an IGBT group and a SA group.

The CLP has three parts: 1) The thyristor valve group \( T_n \), which is used to rapidly transfer the fault current to ensure the UFD can open at zero current. 2) The branch with parallel connected \( T_b \) and \( T_{b+1} \), and the pre-charging capacitor \( C_{CLP} \) with a paralleled surge arrester, which overall ensures the turn-off of \( T_n \). Moreover, the reverse charging of the capacitor can store partial energy and limit the rate-of-change of the current. 3) The branch with the thyristor valve group \( T_f \) and the current limiting inductor \( L_{fCL} \). As the line current limiting inductor \( L_{fCL} (=1, 2, ..., n) \) may affect the dynamic characteristics of the DC system, \( L_{fCL} \) will not be inserted into the circuit during normal operation and will be inserted into the main path to suppress fault currents. \( L_{fCL} \) is used to limit the rate-of-rise of the fault current and therefore, reduce the voltage-of-rise of the capacitor \( C_{CLP} \). In fact, the MP-DCCB could operate without \( L_{fCL} \), as many DCCBs with parallel capacitors have been reported in the open literature. However, the DCCB without the FCL may cause overvoltage on \( C_{CLP} \). To avoid the overvoltage, the capacitance of the \( C_{CLP} \) should be increased. However, this solution would in turn increase the volume and
cost. Therefore, the insertion of the $L_{FCL}$ is an effective alternative solution. The selection of the DC reactance ($L_{FCL}$ and $L_{dcl}$) should be determined based on the overall system requirement and case-by-case, which needs an optimal design to minimize their volume [19]. For instance, the ratio of $L_{FCL}/L_{dcl}$ can be 1–3.

C. Operating Principle of the Proposed MP-CLCB

The operating principle of the MP-CLCB is illustrated in Fig. 3: (a) $C_{CLP}$ and $C_{ETP}$ are charged during normal operation. (b) The fault occurs at $t_0$; MBU operates at $t_1$; $C_{CLP}$ begins to discharge at $t_2$; the voltage of $C_{CLP}$ is reduced to zero at $t_3$; $L_{FCL}$ is completely inserted into the circuit at $t_4$. (c) At $t_5$, MBU is turned off. (d) At $t_6$, the current of the faulty line drops to zero and $C_{ETP}$ starts to discharge; At $t_7$, the voltage of $C_{ETP}$ is reduced to 0; At $t_8$, the energy stored in the inductors are completely dissipated. The four operating stages of the MP-CLCB are detailed as follows:

1. **Stage I (Normal operation)**
   
   In normal operation, all UFDs and LCSs are closed, MBP and ETP are bypassed, UFD$^i_{1}$ is closed to protect D$^i_{1}$ from overvoltage under DC faults, T$^b_1$, T$^g_{1}$ and T$^g'_{2}$ are turned on, $C_g$ and $C_{CLP}$ are charged. T$^g_{2l}$, T$^g'_{2l}$ are in backup modes in case that Line1 is out of service. For CPP and CLP, the currents through T$^f_2$ and T$^g_{2l}$ will reduce to zero when the charging process of $C_{CLP}$ is completed. Then, the thyristors will turn off. $C_{CLP}$ can remain its pre-charge voltage because T$^g_{2l}$ and T$^b_1$ are off.

2. **Stage II (Current-limiting)**
   
   The processes are illustrated as the red solid lines and red dotted lines in Fig. 4(a). If a DC fault occurs on Line 1 at $t_0$, IGBTs in MBP and T$^f_{2l}$ of CLP will be turned on when the fault is detected at $t'$. The current flows through D$^i_{1}$. After a short time delay, at $t'_1$, a turn-off signal will be given to LCS$^i_1$ and UFD$^i_{2}$ (i=2,3,...n) of other branches. Then, the current in LCS$^i_1$ drops rapidly. At $t_1$, UFD$^i_1$ starts to open when the current in it is fully transferred to the MBU. To simplify the derivations in the theoretical analysis, it is assumed that $t'_1 = t''_1 = t_1$ because the turn-off time of IGBTs are short and can be ignored. The operation of CLP is shown in Figs. 4(b)-(e). At $t_2$, UFD$^i_1$ is fully opened. Triggering signals will be kept sending to T$^b_1$ and T$^g_{2l}$ until the thyristor is turned on. T$^b_1$ is turned on due to the forward-biased voltage of the pre-charged capacitor. At the same time, $C_{CLP}$ starts to discharge and T$^b_1$ has to withstand the reversed voltage. T$^b_1$ can be turned off after a short delay, as shown in Fig. 4(c). At $t_3$, the capacitor voltage reduces to 0, and then $C_{CLP}$ is reversely charged. T$^g_{2l}$ is turned on due to the forward-biased voltage. The current flows through $C_{CLP}$ begins to decrease when the voltage of $C_{CLP}$ is higher than the DC voltage. At $t_4$, when the current flowing through the capacitor drops to zero, T$^b_1$ will be turned off and L$^{dcl}_{FCL}$ will be inserted into the circuit.

3. **Stage III (Fault current decay)**
   
   At $t_5$, the current in the faulty line is measured. Then, the circuit status will be discriminated to determine if the breaker will keep open or return to normal operation. If the fault still exists, the MBU will be turned off at $t_5$, D$^i_1$ and T$^f_{2l}$ of ETP will be turned on at the same time. Then, the inductor current will be quickly transferred. The fault current will gradually decrease when the SA operates. The process is shown in the red solid and blue solid lines in Fig. 4(a).

4. **Stage IV (Energy dissipation process)**
   
   The current path of this process is shown in Fig. 5. At $t_6$, T$^b_1$ will be turned on when the current in the faulty line drops to
zero. Then, the pre-charged capacitor $C_{\text{ETP}}$ starts to discharge. At the same time, $T_a$ withstands a reversed voltage and will be is off after a short delay.

The current paths are shown in Fig. 5(b). At $t_1$, the capacitor voltage drops to zero. Then, the inductors form a loop with $R$ and $C_{\text{ETP}}$ wherein the capacitor is charged. The energy is dissipated through $R$. Thanks to the capacitor, the energy is rapidly transferred from the inductors, as shown in Fig. 5(c).

At $t_b$, the inductor current drops to zero. Then, $D_1$ and $D_1'$ turn off and the energy stored in the inductors is completely dissipated. Finally, the capacitor dissipates the energy through the resistance, as shown in Fig. 5(d).

**D. Analysis of Multiple Fault Types and Reclosing Process**

In Fig. 1, MMC$_{K}$ is the converter station connected to the DC bus. Herein, the DC bus is defined as bus$_K$ and the breaker is defined as MP-CLCB$_K$. If a pole-to-ground fault occurs on bus$_K$, the MP-CLCB$_K$ cannot clear the fault. Then, the faulty pole of the nearest converter station MMC$_{K}$ will be blocked. Then, the backup protection should be activated and the lines 1 to $K-1$ will be interrupted by remote breakers MP-CLCB$_j$ \((j=1, 2, \ldots, K-1)\) to interrupt all lines connected to bus$_K$. At the same time, the output power of MMC$_{K}$ is reduced by a half, and the healthy pole remains operating. If the fault occurs on line$_n$, the line$_n$ should be interrupted by MP-CLCB$_n$ and MMC$_{K}$ should be blocked. If faults occur on multiple lines (for example, lines $i$ and $j$), the positive sides of the diodes ($D_i$ and $D_j$) will withstand the bus voltage, and the negative sides of the diodes ($D_i$ and $D_j$) will withstand the fault voltage. Then, the diodes ($D_i$ and $D_j$) on the branches of the faulty lines will turn on. Differing from the single-line fault, during multi-line faults, multiple fault currents will flow into the MBU, which increases the level of its maximum current. Yet, the voltage across MBU does not change. Therefore, a parallel IGBT group connected with the MBU can be designed to protect multi-line faults.

Comparing with conventional HCBs, the multiprot circuit breaker features in handling complex bus faults. It is because the DC bus is embedded in the MP-CLCB, which reduces the probability of a bus fault. Moreover, a DC bus fault can still be protected with the help from remote MP-CLCBs which can isolate the lines connected to the faulty bus. As for the remote MP-CLCBs, the fault on the faulty bus can be seen as a ground fault on the lines connected to the bus. Therefore, their primary protection will operate once the fault is detected. No backup protection is required.

The charging time for $C_{\text{CLP}}$ is about 50 ms and the charging time for $C_{\text{ETP}}$ is about 20 ms. Therefore, from the fault occurrence to the completion of energy dissipation, it takes 100 ms until the MP-CLCB can protect next fault. However, an important requirement of reclosing is that the UFD has been de-ionized, which takes about 200 ms [21]. This period is long enough for MP-CLCB to be initialized. Therefore, the proposed break would need roughly 200 ms to be ready for protecting next fault.

It is necessary to ensure that the mechanical switch UFD$_2$ is turned on at a low voltage [22]. Thus, the MBU and D$_1'$ are turned on firstly. The voltage on NCP is then lowered after 2.5 ms when the UFD$_1$ starts to close. After 1 ms, when UFD$_1$ closes successfully, the LCS$_1$ will be turned on and the MBU will be turned off. Therefore, the mechanical operation time of the MP-CLCB is 3.5 ms.

Moreover, improving the reliable triggering of thyristors is a matter of concern. This issue relies on the industrial design and manufacture and may be addressed, for example, by optimization and/or employing special signal channels [23].

**III. THEORETICAL ANALYSIS OF THE OPERATION PROCESS**

**A. Theoretical Model and Current Stress**
The stage-by-stage equivalent circuits during the fault interruption process are shown in Fig. 6.

In Fig. 6, \( L_s \) (\( i=2, 3, \ldots, n \)) is the sum of all inductances between the near converter to the remote DC bus. It includes the equivalent inductance of MMC\( K_i \), inductance of \( L_p \), and the equivalent line inductance of the lumped parameters of the transmission line model. \( L_{11} \) is the equivalent inductance from the fault point to the remote DC bus. \( L_{12} \) is the equivalent inductance from the fault point to the MMC\( K \). \( L_{22} \) is the inductance of CLP, and \( L_{d1} \) is the line current limiting inductor. Each converter station is equivalent to a DC voltage source whose voltage is \( U_{dc} \) (\( i=1, 2, \ldots, K \)). Resistance of converters and lines, and the on-state voltage drop of each power electronics device are ignored as they are relatively small.

**a. Analysis of stage I**

During the steady-state, \( T_s \) and \( T_d \) are on and the DC grid pre-charges the commutation capacitor. The thyristor is automatically turned off once the current drops to zero and the pre-charging process ends. The initial pre-charging voltage \( u_{t0} \) can be adjusted by setting the parameter of \( C_{sl} \):

\[
u_{i0} = C_{s}^{-1} + C_{cLp}^{-1} u_{dc}.
\]

**b. Analysis of stage II**

1) \( t_0 \) to \( t_2 \)

During the period of \( t_0 \) to \( t_2 \), the fault current continues to rise through \( T_s \) in CLP, as shown in Fig. 6(a). The steady-state current of the faulty DC Line 1 is denoted as \( I_{I1} \). Based on KCL and KVL, the fault current \( i_1 \) is expressed as:

\[
i_1 = I_{I1} + \Sigma_1 (t - t_0)
\]

where \( \Sigma_1 \) and \( \Sigma_2 \) are defined as:

\[
\Sigma_1 = \sum_{j=2}^{n} (1/L_j)
\]

\[
\Sigma_2 = \sum_{j=2}^{n} U_{dcj} / L_j
\]

2) \( t_2 \) to \( t_3 \)

At \( t_2 \), the capacitor \( C_{cLp} \) begins to discharge, and the faulty line current will be quickly transferred from \( T_s \) to \( C_{cLp} \). The equivalent circuit diagram is shown in Fig. 5(b). The dynamic process of \( C_{cLp} \) discharge is described as:

\[
\begin{align*}
U_{dcj} &= L_j \frac{di_j}{dt} - u_{cLp} + L_j \frac{di}{dt} \\
i_j &= -C_{cLp} \frac{du_{cLp}}{dt} \\
i_1 &= \sum_{j=1, j \neq 1} u_j
\end{align*}
\]

Ignoring the time that the current through \( T_a \) drops to zero, and assuming that the current is transferred to the commutating capacitor immediately at \( t_2 \). Substituting \( t_2 \) into (2), it is obtained that \( u_{cLp} = u_{cLp} \), then:

\[
\begin{align*}
u_{cLp} &= \sqrt{A^2 + B^2} \sin(\beta(t - t_2) + \phi_1) + D_1 \\
i_1 &= -BC_{cLp} \sqrt{A^2 + B^2} \cos(\beta(t - t_2) + \phi_1) \tag{3}
\end{align*}
\]

where all the variables are defined as:

\[
\beta = \sqrt{\frac{L_{22}}{C_{cLp}(1 + L_{11})}}
\]

\[
A_1 = \frac{1}{L_s} + \frac{1}{L_{11}} + \frac{1}{U_{dc}}
\]

\[
B_1 = -I_s / C_{cLp} \beta
\]

\[
\tan \phi_1 = A_1 / B_1
\]

\[
D_1 = -\Sigma_2 / \Sigma_1
\]

When designing the initial voltage and capacitance of the capacitor, the discharging process of (3) should be considered to ensure that \( u_{cLp} \geq 0 \). This is to make sure that the reversed voltage is continuously applied on \( T_a \) until it is completely turned off.

3) \( t_3 \) to \( t_4 \)

At \( t_3 \), \( u_{cLp} = 0 \), the reverse charging of \( C_{cLp} \) starts, then \( T_s \) is turned on due to the forward voltage. The equivalent circuit diagram is shown in Fig. 6(c). The initial conditions are \( u_{cLp} = 0 \), \( i_{cLp} = I_{I1} \) based on KVL, then:

\[
\begin{align*}
u_{cLp} &= \xi \sin(\gamma(t - t_3) + \phi_3) - A_2 \\
i_{cLp} &= -\gamma C_{cLp} \xi \cos(\gamma(t - t_3) + \phi_3) \\
i_{fCL} &= (\xi \sin(\gamma(t - t_3) + \phi_3) + A_3 \gamma(t - t_3) + B_2) / L_{fCL} \gamma \\
i_1 &= i_{cLp} + i_{fCL} \tag{4}
\end{align*}
\]

where variables are defined as:

\[
\begin{align*}
A_2 &= \Sigma_1 / (L_s (1 + L_{11}) + \Sigma_1) \\
B_2 &= I_s / C_{cLp} \gamma \\
\xi &= \sqrt{A^2 + B^2} \\
\tan \phi_3 &= A_3 / B_3 \\
\tan \phi_3 &= -B_3 / A_3 \\
\gamma &= \sqrt{\frac{1}{C_{cLp}(L_{fCL} + \Sigma_1)} + \frac{1}{L_{11}}}
\end{align*}
\]

4) \( t_4 \) to \( t_5 \)

As \( C_{cLp} \) is charged, \( u_{cLp} \) will gradually increase, and \( i_{cLp} \) will
gradually decrease. When \( u_{C_1} \) equals the system voltage, the line current begins to decrease, and \( u_{C_1} \) will gradually rise above the system voltage. At \( t_a \), \( i_1(t_a) = I_s \). The equivalent circuit diagram is shown in Fig. 6(d). After \( t_a \), the faulty current \( i_1 \) is expressed as:

\[
i_1 = I_s + \frac{\Sigma_2}{1 + (L_1 + L_{ECL})} (t - t_a)
\]  

Compared with (2), the insertion of the current limiting inductor reduces the rate-of-rise of the DC fault current.

c. Analysis of stage III

At \( t_s \), the MBU is turned off, and the \( T_d \) of ETP is turned on. When SA operates, and the fault current is gradually reduced. At time \( t_s \), the fault current drops to zero, and the decay time of current is defined as \( \Delta t_{\text{break}} \).

The faulty line current \( i_1(t_s) = I_s \) can be obtained from (5), and the voltage during the operation of the SA is \( U_{SA} \). During the decay of current:

\[
i_1 = I_s + \frac{\Sigma_2 - \Sigma U_{SA}}{1 + (L_1 - L_{SA})} (t - t_s)
\]

\[
\Delta t_{\text{break}} = I_s \cdot \frac{1 + (L_1 - L_{SA})}{\Sigma U_{SA} - 2} \Sigma_1
\]

The energy that the SA needs to be dissipated is:

\[
E_{SA} = \frac{I_s^2 U_{SA}}{2} \cdot \frac{1 + (L_1 - L_{SA})}{\Sigma U_{SA} - 2} \Sigma_1
\]  

The equivalent circuit is shown in Fig. 6(e). When the current begins to decay, \( I_s \) is smaller than that without CLP. As can be seen from (7) and (8), the reduction of \( I_s \) reduces the interruption time and energy dissipation of SA. Additionally, the ETP forms a loop with the inductors which results in the reduction of the interruption time and dissipated energy.

d. Analysis of stage IV

At \( t_s \), the capacitor \( C_{ECL} \) of ETP starts to discharge. Ignoring the time that \( T_d \)'s current drops to zero, then the DC inductor current is immediately transferred to the commutation capacitor at time \( t_b \). It is obtained that \( i_1(t_b) = I_s \), \( u_{CLP}(t_b) = u_{CLP,\text{pre.}} \), \( L_d = L_{ECL} + L_d \), the time interval from \( t_b \) to the time when the voltage is zero at \( t_f \) is \( \Delta t_{\text{OFF}} \), and the time interval from \( t_b \) to \( t_s \) when the inductor current decays to zero is \( \Delta t_{\text{on}} \). According to the equivalent circuit diagram shown in Fig. 6(f), it can be obtained:

\[
i_1(t) = I_s \cos \left( t - t_b \right) + u_0 \frac{C_{ECL}}{L_d} \sin \left( t - t_b \right)
\]

\[
u_{CLP} \left( t \right) = I_s \cos \left( t - t_b \right) - u_0 \cos \left( t - t_b \right)
\]

\[
\Delta t_{\text{OFF}} = \frac{\sqrt{C_{ECL} L_d \tan^{-1} \left( \frac{u_0}{L_d} \right)}}{L_d}
\]

\[
\Delta t_{\text{on}} = \frac{\sqrt{C_{ECL} L_d (\pi + \tan^{-1} (-\frac{L_d}{u_0} C_{ECL})} \right)}{L_d}
\]

The total energy stored in inductors is:

\[
W_L = \frac{1}{2} L_d I_s^2
\]

At \( t_r \), \( u_{CLP} = 0 \), the discharge of \( C_{ECL} \) is completed. Then, the DC reactor starts to reversely charge the capacitor. When designing the initial voltage and capacitance of the capacitor, discharge process based on (9) needs to be considered. The interval \( \Delta t_{\text{OFF}} \) from \( t_b \) to \( t_f \) needs to be greater than the turn-off time of the thyristor to ensure that \( u_{CLP} \) is over zero until \( T_d \) is turned off.

At \( t_s \), the inductor current drops to zero, \( D_t \) turns off and the capacitor \( C_{ECL} \) voltage rises to the maximum value. Then the resistor dissipates the residual energy. According to (9) and (10), the smaller the capacitance, the shorter the charging time and the faster the DCCB recovers. However, the maximum voltage across the capacitor increases accordingly. Hence, the capacitor parameters need to be properly designed.

B. Analysis of Voltage Stress

For each power electronic device, the LCS and the diodes are connected in series with the UFD, so the voltage is small. The maximum voltage \( U_{T_{\text{max}}} \) of \( T_a \) is the forward voltage, which is equal to \( U_{C_{\text{max}}} \) of \( C_{CLP} \). The maximum voltage \( U_{T_{\text{max}}} \) of \( T_b \) is the reversed voltage which is equal to the total voltage of \( U_{C_{\text{max}}} \) and the voltage across the current-limiting inductor. The voltage of \( T_c \) is small. The voltage across the MBU is up to the value of \( U_{SA} \). Specifically:

\[
U_{T_{\text{max}}} = -U_{C_{\text{max}}} = -u_0 \left( t_s \right)
\]

\[
U_{C_{\text{max}}} = \left| U_{C_{\text{max}}} + \frac{L_{ECL} (\Sigma_2 - \Sigma U_{SA})}{1 + (L_1 - L_{SA})} \Sigma_1 \right|
\]

The voltage of ETP mainly depends on the inductance and capacitance. The maximum voltage \( U_{T_{\text{max}}} \) of \( T_d \) is equal to the maximum voltage of the capacitor \( C_{ECL} \), then

\[
U_{C_{\text{max}}} = u_{C_1}(t_b) = I_s \sqrt{\frac{L_d}{C_1}} \sin \left( \frac{t_s - t_b}{\sqrt{L_d C_1}} \right) - u_0 \cos \left( \frac{t_s - t_b}{\sqrt{L_d C_1}} \right)
\]

Using the above equations, the next section will analyze the voltage and current stresses of the proposed MP-CLCB under specific parameters.

IV. PARAMETER DESIGN AND ECONOMIC ANALYSIS

A ±500 kV four-terminal bipolar HVDC grid using half-bridge MMCs shown in Fig. 7 is used for the test. Eight MP-
CLCBs are deployed. \( L_{dc} (i=1, 2, \ldots, n) = L_{FC} = 0.15 \text{ H} \). The line inductance is 1.287 mH/km. The grid parameters are shown in Fig. 7. The \( t_{det} = 1 \text{ ms} \) is the fault detection time, \( t_{OFF} = 2 \text{ ms} \) is the action time of UFD, and \( T_{off} = 60 \mu\text{s} \) is the turn-off time for \( T_a \) and \( T_d \).

From the view of MP-CLCB1, the rated current of Line 12 is the largest among the three lines. The pole-to-pole fault marked in Fig. 7 is simulated. \( I_{2N} \) represents the pre-fault current of line 12, substituting DC grid parameters into the power flow calculation, it is obtained that: \( U_{dc1} = 512 \text{ kV} \), \( U_{dc2} = 501 \text{ kV} \), \( U_{dc3} = 514 \text{ kV} \), \( U_{dc4} = 500 \text{ kV} \), \( I_{2N} = 1.78 \text{ kA} \).

![Fig. 7. Test system and locations of MP-CLCBs.](image)

The number of IGBTs in MBP is determined by the maximum voltage and current. The 4.5 kV/3 kA high-power IGBT devices are selected. It is known from (7) and (8) that the larger the \( U_{SA} \), the faster the current interruption and the smaller the energy dissipation of SA. However, the larger the \( U_{SA} \), the more IGBTs are needed. In this paper, it is given that \( U_{SA} = 800 \text{ kV} \). Considering 10% of voltage margin, the number of IGBTs in series for MBP is 196.

At \( t = t_0 = 0 \text{ s} \), the fault occurs. The time interval from \( t_0 \) to \( t_3 \) is the sum of \( I_{OFF} \), \( I_{OFF} \) and \( \Delta t_{off} \), i.e., \( t_3 = t_0 + I_{OFF} + \Delta t_{off} \). The capacitor discharge process has little effect on the fault current. Substituting \( I_0 \), \( t_3 \) and \( I_{2N} \) into (2), it is calculated that \( I_1 = 6.23 \text{ kA} \). Substituting \( I_1 \) to (4) and (5), it is obtained that \( I_2 = 5.82 \text{ kA} \). As the surge rating for a duration in the single digit millisecond range can be expected upwards 20 kA, the number of IGBTs in parallel with MBP is 1.

For DCCBs and MP-DCCBs, the required numbers of IGBTs are determined by the maximum current and voltage [24]. For both DCCBs and MP-DCCBs, the maximum voltage is 800 kV which is the same as MP-CLCB. The fault current calculated from (2) indicates that the current reaches the maximum value of 8.93 kA at time \( t_5 \). Considering the margin, the number of parallel IGBTs (4.5 kV/3 kA) is 1 and the number in series is 196. Therefore, the MBP of MP-DCCB needs 1\times196 IGBTs. Taking the reversed fault current direction into consideration, the number of IGBTs for MBP of the DCCB is 1\times196\times2\times n. Moreover, as shown in Fig. 1, a DCCB needs \( n \) UFDs and 2n LCSs, and a MP-DCCB needs 2n UFDs and 2n LCSs, where \( n \) is the branch number. The above comparison of the required IGBTs of each topology is given in Table I.

<table>
<thead>
<tr>
<th>Items</th>
<th>DCCB</th>
<th>MP-DCCB</th>
<th>MP-CLCB</th>
</tr>
</thead>
<tbody>
<tr>
<td>NCP</td>
<td>Parallel</td>
<td>3 \times n</td>
<td>2 \times 3 \times n</td>
</tr>
<tr>
<td>Series</td>
<td>2 \times 3</td>
<td>3</td>
<td>3</td>
</tr>
<tr>
<td>MBP</td>
<td>Parallel</td>
<td>1 \times n</td>
<td>1</td>
</tr>
<tr>
<td>Series</td>
<td>196 \times 2</td>
<td>196</td>
<td>196</td>
</tr>
<tr>
<td>Total</td>
<td>410 \times n</td>
<td>196+18 \times n</td>
<td>196+9 \times n</td>
</tr>
</tbody>
</table>

Compared with the conventional DCCB, the number of IGBTs saved by MP-CLCB is 401n-196. When \( n = 2 \), the number of IGBTs is saved by 75.56%. When \( n = 3 \), the number of IGBTs is saved by 81.87%. Compared with the MP-DCCB proposed in [14], the number of IGBTs saved is 9n. When \( n = 2 \), the number of IGBTs is saved by 7.76%. When \( n = 3 \), the number of IGBTs is saved by 10.80%, this comes at the cost of additional components.

According to (9), the value of \( C_{ETP} \) and the pre-charge voltage \( u_{EFP, pre} \) will affect the capacitor discharge time \( \Delta t_{OFF} \), the current-limiting inductor current decay time \( \Delta t_{lim} \), the thyristor maximum voltage \( U_{Tmax} \), the current-limiting inductor current \( i_t \), and the capacitor voltage \( u_c \). In order to visually show the influence of the two parameters, firstly, \( C_{ETP} \) is set as 500 \mu F. Based on (9) and (13), the variations of each item under different values of \( u_{EFP, pre} \) is shown in Fig. 8.

Figs. 8(a) to (c) illustrate the variation of \( \Delta t_{OFF} \) (discharge time of capacitor), \( \Delta t_{lim} \) (decay time of inductor current), \( U_{Tmax} \) (maximum voltage of the thyristor \( T_a \) ), \( i_t \) (current-limiting inductor current), and \( u_c \) (capacitor voltage).

Figs. 8(d) and (e) show \( i_t \) (current of inductor) and \( u_c \) (voltage of the capacitor) when \( u_{EFP, pre} = 0.1, 0.5, 1.0, 1.5 \) and 2.0 kV. \( \Delta t_{OFF} \), \( \Delta t_{lim} \) and \( U_{Tmax} \) increase with the increase of \( u_{EFP, pre} \). As \( i_t \) and \( u_c \) are less affected by the pre-charge voltage, the time for \( T_a \) to turn off plays a major role. Since \( T_{off} = 60 \mu s \), the capacitor discharge time is at least 60 \mu s, from Fig. 8(a), \( u_{EFP, pre} \) needs to be over 1.0 kV.

Given that \( u_{EFP, pre} = 2.0 \text{ kV} \), the values of each item are calculated based on (5), then the effect of \( C_{ETP} \) is shown in Fig. 9. Figs. 9(a) to (c) illustrate that the variation of \( \Delta t_{OFF} \), \( \Delta t_{lim} \), \( U_{Tmax} \) (the maximum voltage of the capacitor) varies with the value of capacitor \( C_{ETP} \). Figs. 9(d) and (e) visually show that the development of \( i_t \) and \( u_c \) when the capacitor value is 100, 200, 300, 400 and 500 \mu F. As the capacitance increases, \( \Delta t_{OFF} \) and \( \Delta t_{lim} \) increase. Therefore, \( C_{ETP} \) cannot be too large.
However, as the capacitance value decreases, $U_{C_{\text{max}}}$ increases, and the requirement of the voltage capability of $T_s$ and $C_{\text{ETP}}$ increases. Based on Fig. 9(c), the smaller the capacitance value, the larger increase rate of the maximum voltage will be. Therefore, the capacitance value should be selected in the range of 250-350 μF.

In this paper, the capacitance of $C_{\text{ETP}}$ is 300 μF, the pre-charge voltage $U_{\text{ETP.pre}}$ is 2 kV, and the maximum current of ETP is close to the initial value of $I_s$. At time $t_s$, the inductor current drops to 0, $D_1$ turns off, and the voltage of $C_{\text{ETP}}$ rises to the maximum value. Substituting the parameters into (9) and (13), the maximum current of the energy transfer path is 5.83 kA and the maximum voltage is 165.3 kV.

Further, according to (8) and (10), when the current is interrupted, the energy that the SA dissipates is about 10.97 MJ. The energy that ETP absorbs is 29.05 MJ. It indicates that the proposed MP-CLCB reduces the SA capacity by 72.59%. As the large capacity of SA requires a large number of insulator columns in series and parallel, the problem of voltage and current equalization in the complex electromagnetic transient process is one of the bottlenecks [22] that limit the capacity increase of the SA. Moreover, the introduction of the energy transfer path can effectively extend the service life of the SAs. It can be seen that, compared with the existing MP-DCCB proposed in [14], the MP-CLCB not only saves the number of IGBTs but also effectively reduces the capacity of the SA at the cost of additional components.

For $D_{\text{I}}$, $D_{\text{h}}$, and $D_{\text{E}}$, the diode model is D2601N90T whose rated voltage is 9 kV and design voltage is 4.5 kV. For CLP and ETP, 5STB18U6500 thyristor is adopted in MP-CLCB [25]. Its rated voltage and current are 6.5 kV and 1.5 kA. It can withstand 29 kA maximum surge current for not more than 10 ms. Taking the voltage margin into account, the design voltage of the thyristor is 3.25 kV [12]. As is given in Table II, the number and requirement of each component are given based on its voltage and current need to withstand.

### V. SIMULATION AND VERIFICATION

The system shown in Fig. 7 is used in the simulation, the parameters and scenarios are the same as Section III.

#### A. Verification of Current Suppression

Currents of the lines connected to the MP-CLCB1 are shown in Fig. 10. In steady state, MMC2 and MMC3 work in the rectifier mode, and MMC1 receives power. As the healthy Lines 2 and 3 are far away from the fault point, the fault current rises slowly. Therefore, the currents of Lines 2 and 3 are only slightly limited by using MP-CLCB. The current of Line 1 is cleared after effective fault current limiting. Fig.10 shows 3 cases: (a) the MP-CLCB operates; (b) only the circuit breaker operates without triggering the current limiting function; (c) the circuit breaker does not operate. Compared with the case where only the circuit breaker operates, the maximum value of the fault current is reduced.

Fig. 10. Line currents of MP-CLCB ports.

The currents flow through the paths of the MP-CLCB and the voltage of main components are shown in Fig. 11. At time $t_1=1.5s$, the fault occurs, and the fault line current $i_1$ rises rapidly. After 1 ms, $T_s$ and the IGBTs of the main breaker path are turned on. After a delay of 100μs, at time $t_2=1.1ms$, LCS1 is turned off, the current in LCS1 drops rapidly. At time $t_3=1.2 ms$, the current is less than the residual current of the corresponding UFD, and UFD1 starts to open. The red dotted line in Fig. 11 shows that the results calculated in MATLAB match well with the simulation results. It can be seen from Fig.11(e) that, after the fault has been cleared, the system will recover to a new steady state in about 150 ms which is faster than the case where only the regular DCCB operates. Fig.11(f) shows the voltage of $C_{\text{CLP}}$, the voltage that $C_{\text{CLP}}$ needs to withstand is about 750 kV. Fig.11(g) shows the voltage of $C_{\text{ETP}}$ when the current in the inductor drops to 0, the voltage of $C_{\text{ETP}}$ is the largest, about 165.3 kV.

### TABLE II

**REQUIREMENT OF THE MAIN COMPONENT**

<table>
<thead>
<tr>
<th>Components</th>
<th>Voltage</th>
<th>Current</th>
<th>Number</th>
<th>Total</th>
</tr>
</thead>
<tbody>
<tr>
<td>$D_{\text{I}}$</td>
<td>10 kV</td>
<td>6.2 kA</td>
<td>3n</td>
<td>Diode</td>
</tr>
<tr>
<td>$D_{\text{h}}$</td>
<td>10 kV</td>
<td>5.8 kA</td>
<td>3n</td>
<td>6n</td>
</tr>
<tr>
<td>$T_x$</td>
<td>750 kV</td>
<td>6 kA</td>
<td>230</td>
<td></td>
</tr>
<tr>
<td>$T_y$</td>
<td>20 kV</td>
<td>6.2 kA</td>
<td>6</td>
<td>Thyristor</td>
</tr>
<tr>
<td>$T_z$</td>
<td>65.3 kV</td>
<td>6.2 kA</td>
<td>20</td>
<td></td>
</tr>
<tr>
<td>$T_s$</td>
<td>2 kV</td>
<td>5.8 kA</td>
<td>1</td>
<td></td>
</tr>
</tbody>
</table>

- $C_{\text{CLP}}$: Value: 50μF; Voltage requirement: 750 kV.
- $C_{\text{ETP}}$: Value: 300μF; Voltage requirement: 165.3 kV.
- $R$: Energy dissipation requirement: 31.05 MJ.
B. Verification of Current Decay Process

The current of the inductors and the capacitor of ETP is shown in Fig. 12. At time $t_2=3.2$ ms, the UF1 is fully open, $T_b$ and $T_e$ receive turning-on signals. $T_b$ is turned on due to the forward voltage. The capacitor $C_{CLP}$ starts to discharge and then is reversely charged. At time $t_a=4.8$ ms, the capacitor current drops to 0, and $L_{CLP}$ is completely inserted into the faulty circuit. At time $t_5=5.3$ ms, SA operates, $L_{CLP}$ and $L_{dc1}$ are bypassed. The fault line current is reduced to 0 and the system fault is cleared at time $t_6=6.7$ ms. The capacitor of ETP begins to absorb the inductor energy after a short period of discharging for 60 $\mu$s. At time $t_7=28$ ms, the inductor current drops to 0, CLP returns to the initial state. At time $t_8=80$ ms, the energy dissipation stage is completed.

Fig. 12. Internal current of ETP.

In order to verify the effectiveness of current limiting and energy dissipation of the proposed MP-CLCB, the results are compared with the MP-DCCB proposed in [14]. The comparison of the fault current and the energy dissipation of the SA is shown in Fig. 13.

As seen in Fig. 13(a), compared with the MP-DCCB proposed in [14], the proposed MP-CLCB can reduce the fault current by 34.83% when the SA starts to operate, which can significantly reduce the current stress on each device. The time from when the fault occurs until the faulty line current drops to zero is shortened by 34.63%. As shown in Fig. 13(b), the overall energy dissipation from MP-CLCB’s SA and R is similar to the energy dissipated by MP-DCCB’s SA. The additional dissipated energy in MP-CLCB is caused by the deployment of the $L_{CLP}$, which also stores energy. The proposed MP-CLCB reduces 72.59% of the energy to be absorbed by R, which can also reduce the energy consumption requirement of SA. Thanks to the installation of the ETP, the energy dissipation of the inductors is independent from the operation of the grid. The energy dissipation of inductors will also not influence the isolation processes of the faulty line. It is because that the fault isolation process of the breaker is much faster than the period of the energy dissipation. Thus, compared with the complete dissipation in the SA, the fault current on the line decays more quickly, enabling the faulty line to be removed from the system faster. Thus, the system can restore more quickly.

C. Verification of Reclosing Process

The charging time for $C_{CLP}$ is about 50 ms and the charging time for $C_{ETP}$ is about 20 ms. From the fault occurrence to the completion of energy dissipation, it takes 100 ms until the MP-CLCB is able to interrupt next fault current. The deionization time of the MP-CLCB is about 200 ms. In the simulation, the reclosing process after clearing the fault is verified as shown in Fig. 14.

At time $t=200$ ms, the MBU and $D_{1}$ on the branch are firstly turned on. The voltage on NCP is lowered after about 2.5 ms, at that time UF1 starts to close. After about 1 ms, when UF1 closes successfully, the LCS1 is turned on and the MBU is turned off. At $t=435$ ms, the NCP and Line 1 are restored to the rated operating state. Then, the insulation level of the faulty line is restored. No overcurrent flows through the MBP and the MP-CLCB completes the reclosing process successfully.
VI. CONCLUSIONS

In this paper, a multi-port current-limiting DC circuit breaker (MP-CLCB) is proposed. The topology, operation process, parameter design and economic analysis are provided. Conclusions are drawn as follows:

By using the main breaker path, the MP-CLCB can reduce the number of DCCBs and FCLs on healthy lines. Compared with the conventional DCCB, the MP-CLCB reduces at least 75.56% of IGBTs at the cost of additional components. In a four-terminal MMC-HVDC system, when the SA starts to operate, the faulty line current is reduced by 34.83% compared with the existing MP-DCCB.

The overall energy dissipation by the SA and R of the MP-CLCB and by the SA of the MP-DCCB is very similar. However, as the energy dissipation of the SA is assisted by the ETP, the energy dissipation of the SA is reduced by 72.59% compared with the existing MP-DCCB, which significantly reduces the demand for the capacity of SA. The time used to clear the fault is reduced by 34.63% compared to MP-DCCB, which increases the fault current interruption speed. The MP-CLCB needs 80 ms to be ready for the next fault clearance and can reclose within 3.5 ms after the de-ionization process.

Although the proposed MP-CLCB can save numerous IGBTs, it does involve additional components such as capacitors and thyristors which may increase the capital cost. In addition, the added subsystems may influence its reliability in terms of malfunction and wrong signal. Hence, it is worthy of figuring out the trade-off of cost, complexity and reliability without sacrificing the fault protection capability. Moreover, it should be also highlighted that the impact of the triggering delays of different stages and the thyristor recovery behavior on the performance of the topology, although highly desirable to verify its robustness, falls out of the scope of this paper. Last but not least, the internal signal communication of the proposed breaker should be properly designed to avoid the malfunction of power electronics devices and therefore improve its reliability. It would be the future work of the optimal design of the proposed circuit breaker.

REFERENCES


Jianzhong Xu (M’14-SM’19) was born in Shanxi, China. He received the B.S. and Ph.D. degrees from North China Electric Power University (NCEPU) in 2009 and 2014 respectively. Currently, he is an Associate Professor and Ph.D. Supervisor of the State Key Laboratory of Alternate Electrical Power System with Renewable Energy Sources, North China Electric Power University, China, where he obtained his Ph.D. degree in 2014. From 2012 to 2013 and 2016 to 2017, he was a visiting Ph.D. student and Post-Doctoral Fellow at the University of Manitoba, Canada. He is an Associate Editor of the CSEE Journal of Power and Energy Systems. He is now working on the Electromagnetic Transient (EMT) equivalent modelling, fault analysis and protection of HVDC Grids.

Bingqian Song was born in Jiangsu, China. She received the B.S. and M.S. degrees in power system and its automation from North China Electric Power University (NCEPU) in 2017 and 2020, respectively. Currently, she is working in the State Grid Nanjing Power Supply Company, Nanjing, China. Her research interests include HVdc grid operation and protection.

Yu Lü was born in Zhejiang, China. She received the B.S. degree in power system and its automation from North China Electric Power University in 2018, where she is currently working toward her master degree. Her research interests include HVdc grid operation and protection.

Chengyong Zhao (M’05-SM’15) was born in Zhejiang, China. He received the B.S., M.S. and Ph.D. degrees in power system and its automation from NCEPU in 1988, 1993 and 2001, respectively. He was a visiting professor at the University of Manitoba from Jan. 2013 to Apr. 2013 and Sep. 2016 to Oct. 2016. Currently, he is a professor at the School of Electrical and Electronic Engineering, NCEPU. His research interests include HVDC system and DC grid.

Gen Li (M’18) received the B.Eng. degree in Electrical Engineering and its Automation from Northeast Electric Power University, Jilin, China, in 2011, the M.Sc. degree in Power Engineering from Nanyang Technological University, Singapore, in 2013 and the Ph.D. degree in Electrical Engineering from Cardiff University, Cardiff, U.K., in 2018.

From 2013 to 2016, he was a Marie Curie Early Stage Research Fellow funded by the European Union’s MEDOW project. He has been a Visiting Researcher at China Electric Power Research Institute and Global Energy Interconnection Research Institute, Beijing, China, at Elia, Brussels, Belgium and at Toshiba International (Europe), London, U.K. He has been a Research Associate at the School of Engineering, Cardiff University since 2017. His research interests include control and protection of HVDC and MVDC technologies, power electronics, reliability modelling and evaluation of power electronics systems.

Dr. Li is a Chartered Engineer in the U.K. He is an Associate Editor of the CSEE Journal of Power and Energy Systems. He is an Editorial board member of CIGRE ELECTRA. His Ph.D. thesis received the First CIGRE Thesis Award in 2018.

Jun Liang (M’02-SM’12) received the B.Sc. degree in Electric Power System & its Automation from Huazhong University of Science and Technology, Wuhan, China, in 1992 and the M.Sc. and Ph.D. degrees in Electric Power System & its Automation from the China Electric Power Research Institute (CEPRI), Beijing, in 1995 and 1998, respectively.

From 1998 to 2001, he was a Senior Engineer with CEPRI. From 2001 to 2005, he was a Research Associate with Imperial College London, U.K. From 2005 to 2007, he was with the University of Glamorgan as a Senior Lecturer. He is currently a Professor in Power Electronics with the School of Engineering, Cardiff University, Cardiff, U.K. He is the Coordinator and Scientist-in-Charge of two European Commission Marie-Curie Action ITN/ETN projects: MEDOW (€3.9M) and InnoDC (€3.9M). His research interests include HVDC, MVDC, FACTS, power system stability control, power electronics, and renewable power generation.

Prof. Liang is a Fellow of the Institution of Engineering and Technology (IET). He is the Chair of IEEE UK and Ireland Power Electronics Chapter. He is an Editorial Board Member of CSEE JPES. He is an Editor of the IEEE Transactions on Sustainable Energy.